From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id A2E15C4167B for ; Tue, 12 Dec 2023 20:47:41 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id 327756B0380; Tue, 12 Dec 2023 15:47:29 -0500 (EST) Received: by kanga.kvack.org (Postfix, from userid 40) id 2D85B6B0382; Tue, 12 Dec 2023 15:47:29 -0500 (EST) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id 0D8DE6B0383; Tue, 12 Dec 2023 15:47:29 -0500 (EST) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0014.hostedemail.com [216.40.44.14]) by kanga.kvack.org (Postfix) with ESMTP id F00456B0380 for ; Tue, 12 Dec 2023 15:47:28 -0500 (EST) Received: from smtpin24.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay08.hostedemail.com (Postfix) with ESMTP id C7934140A37 for ; Tue, 12 Dec 2023 20:47:28 +0000 (UTC) X-FDA: 81559351776.24.931480E Received: from mail-yb1-f201.google.com (mail-yb1-f201.google.com [209.85.219.201]) by imf23.hostedemail.com (Postfix) with ESMTP id 0D362140024 for ; Tue, 12 Dec 2023 20:47:26 +0000 (UTC) Authentication-Results: imf23.hostedemail.com; dkim=pass header.d=google.com header.s=20230601 header.b=2yhYKf+2; spf=pass (imf23.hostedemail.com: domain of 33sZ4ZQUKCIExflnxlttlqj.htrqnsz2-rrp0fhp.twl@flex--sagis.bounces.google.com designates 209.85.219.201 as permitted sender) smtp.mailfrom=33sZ4ZQUKCIExflnxlttlqj.htrqnsz2-rrp0fhp.twl@flex--sagis.bounces.google.com; dmarc=pass (policy=reject) header.from=google.com ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1702414047; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type:content-transfer-encoding: in-reply-to:in-reply-to:references:references:dkim-signature; bh=tGOeri4zVsC3MNu9Ed0LWydKBDXJJokVJF2VNK8BRVk=; b=IqaztWyNOsyRrLIcj/ais5TTvm+VHcONZqbq5kD9tCk+T8JF3RDqSp6gtguJ+jjcMlmdug jUthfA0+hKKrtoYcnKch2ZVvNzwEy8rN6V15NYMt/31Mj+7ZWb8UyG22MAHA6KD/ZxC6x8 9JJLQ4rJjH1RBz3OdTaT1cvuMubPRcg= ARC-Seal: i=1; s=arc-20220608; d=hostedemail.com; t=1702414047; a=rsa-sha256; cv=none; b=ByGe8oqB03Ax2Y/C+4pDPGaHUBId0TPFneP3weLFZl9zZNksC5M1ZCmDbAVdNroGIngssD 4j6dfV7JQB1K0s8fEe3NSB8+P/HlDhNUze0KSs2qernwN9nDoRE2xu7INGm/wuQ4R6CJIX HRrhDUNRIbeCClRbgQOsAn4J1ZlGnhc= ARC-Authentication-Results: i=1; imf23.hostedemail.com; dkim=pass header.d=google.com header.s=20230601 header.b=2yhYKf+2; spf=pass (imf23.hostedemail.com: domain of 33sZ4ZQUKCIExflnxlttlqj.htrqnsz2-rrp0fhp.twl@flex--sagis.bounces.google.com designates 209.85.219.201 as permitted sender) smtp.mailfrom=33sZ4ZQUKCIExflnxlttlqj.htrqnsz2-rrp0fhp.twl@flex--sagis.bounces.google.com; dmarc=pass (policy=reject) header.from=google.com Received: by mail-yb1-f201.google.com with SMTP id 3f1490d57ef6-dbcc464a1cdso613517276.0 for ; Tue, 12 Dec 2023 12:47:26 -0800 (PST) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=google.com; s=20230601; t=1702414046; x=1703018846; darn=kvack.org; h=cc:to:from:subject:message-id:references:mime-version:in-reply-to :date:from:to:cc:subject:date:message-id:reply-to; bh=tGOeri4zVsC3MNu9Ed0LWydKBDXJJokVJF2VNK8BRVk=; b=2yhYKf+2YMet8x/xVf/09mJRq07ijx2/1i9Jy1hHCbrfueOYuM6f5A+w8lzSGjEZJ+ KQB1m0rofjdAZuhWtO3tGgCxHhKELU/KDRp2ug5FwEgl2PecFWfoP92Ybb0SU9oaRAlm KVHCmzbg/RdRDPfuuGw4tCtZ2H/uSl1OfEjcwr96vipWRa0n33M4/gmoufYg1G8oRQbM MavunNnO8u3HiN0CtLtGREiKyuomd9TV7fOukRA7rO15FADpuyz/3v4OcUrC+L8YRWRs 5MXPIAtq51UgbccfiWsmZkSY87CrVgoPVi+R6GO64N0G+l95GZviD0dR5cHDhAKSjgCQ 3aeg== X-Google-DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=1e100.net; s=20230601; t=1702414046; x=1703018846; h=cc:to:from:subject:message-id:references:mime-version:in-reply-to :date:x-gm-message-state:from:to:cc:subject:date:message-id:reply-to; bh=tGOeri4zVsC3MNu9Ed0LWydKBDXJJokVJF2VNK8BRVk=; b=rJ8u2jRlRNzPPakJTBIN8q6lWlo3TUvwDexVLGGzmIeBDdf81kTRBvmxxX0QvP1bxu eyDRBgpafdopBLJ5t8oOCDKm+fhTSPj7Rdfr6+6+mCoLPrcBNDPXzCVV2sBpI/cVRhLJ QrAdQp4rdin1jFsK/fvgckL/J/iCVUmnIPeDu33I9iqijf0+8ar3+wMWOyNVSXO68f/C SM4DSvAn/xZIrgz57cWKF8yPecxNtLy7HnXc1t6H73+qEFpDuAsHcThma9uAcKHknU74 HH0hq/IEm777HSV54gc3UCQESEKkREdt/Onf5vYROyLFJwuu5Egj4qjDf0FfVrk0bgs/ 4tFQ== X-Gm-Message-State: AOJu0YzKE10hW64P4W2Yr17d9h+j42Y536gknBRNcioJ3LuBQXGXXYxr NWFcuTSvt9LATZFYICLf15tRBVgmug== X-Google-Smtp-Source: AGHT+IFppVJBjp9hY7iHinJP93UxPTzPiFhT3wxO7vIU807QdxxMvrP3Qy3oPO23G2jD8h0l1OPK9g9qng== X-Received: from sagi.c.googlers.com ([fda3:e722:ac3:cc00:7f:e700:c0a8:241b]) (user=sagis job=sendgmr) by 2002:a25:8a09:0:b0:db5:4d59:3b30 with SMTP id g9-20020a258a09000000b00db54d593b30mr44477ybl.8.1702414046156; Tue, 12 Dec 2023 12:47:26 -0800 (PST) Date: Tue, 12 Dec 2023 12:46:30 -0800 In-Reply-To: <20231212204647.2170650-1-sagis@google.com> Mime-Version: 1.0 References: <20231212204647.2170650-1-sagis@google.com> X-Mailer: git-send-email 2.43.0.472.g3155946c3a-goog Message-ID: <20231212204647.2170650-16-sagis@google.com> Subject: [RFC PATCH v5 15/29] KVM: selftests: TDX: Add TDX MSR read/write tests From: Sagi Shahar To: linux-kselftest@vger.kernel.org, Ackerley Tng , Ryan Afranji , Erdem Aktas , Sagi Shahar , Isaku Yamahata Cc: Sean Christopherson , Paolo Bonzini , Shuah Khan , Peter Gonda , Haibo Xu , Chao Peng , Vishal Annapurve , Roger Wang , Vipin Sharma , jmattson@google.com, dmatlack@google.com, linux-kernel@vger.kernel.org, kvm@vger.kernel.org, linux-mm@kvack.org Content-Type: text/plain; charset="UTF-8" X-Rspamd-Queue-Id: 0D362140024 X-Rspam-User: X-Rspamd-Server: rspam11 X-Stat-Signature: hyi5n5qyeetnys5rmnkfhjkk53z9c4ds X-HE-Tag: 1702414046-805950 X-HE-Meta: U2FsdGVkX19Yc8fF2F3ArXnpX8vOFXiwFUEumdD4pCiAOQdJr7UQVxA7DrynXj1ammoIZGQknbzDbk0G0wn14B5TtaREd2Jg1b6o0QmNbqvYupOisRoqbyeBZWzGkTDZ+1ljsFMLGZATDGDYCXe8p26U8gtT5Wm/GQoigZg41pZY4Hd/4y4BG2H4Z3p9KQe/H9FX7Lg9SZlQ6ijlPEnisMuBfDvqbjPGVRwbxRJxM1j6YtseT8CuNohBn59QFmEjZuHWDj0dO3o3RqOrmpwxtU/0jkKiNTx16xseGHOywvcr6Mte6mvayfRUxKQjzkd8bQdVITGf/toung8qiHCFESbzs7hmcWHuD65J99jsWoos4XRyelVpC4R/I3MpQbUPqMtYkw89UN1Tcp/xFDYeuh6Y2us+jPIWv4FPqEM8fjSi4ra4KJhir2AWxzntdW9XNklaAbyNGcZBq9xHWRnfLvDYIYE0NfDiyRSmGYlC8xADsnygs373yoHYYJr/E2HtFDXhOSUxZTeKOB/Y/jvDUvQyBqA2Q7v5I3qwdizryGoFX9CYQ3xIL+9t1Hqa7QplPJOfN6HZ8l6yrXW1IthFWMlFrWgY65QD6pTmWqByQoNFlTGAPVOYjtqdxLKPTmcrTvkafRVcdMHDcKI4zbIoYlNBUAJnWaLfCWx1JmAC5svbiCRf2mQVAQdYWKWJfC8BdGYVL/EvNsSbEJFYcGwGTixNEtncZd3NlWGpWyJmt1HcJHpgixlQccDYxQH2W0VSMjPLW5m3wtDkYx0VPoUvpeyns/k+H6FbzO2zwTyRE0V4yZuiuPzh6NB79eqXVdsa850qOSDMgdvmHSJgpCY0Qn0WLu2Y2x1oQDpyYaAnlO5IrGw5EP4h7KAwYlQHWK9eva6H0VEkcU24MMyx/epEE+eB/yHQQpAssV0xli8m1wFO/3O+mTYlJWQPGNMmDuQz5flQK5/Cp6SkdJDINrw Ag5900pX IkyCN5KG3gEQW/JG0QtVkbPvSVb4bmtzO7d4DJdGSXTLn63W5HTOb1tkLchhvaNb/bItI86rZVQZYGnWHohmBciLrxzLyEdEIptpbbFlaXfKMdUOXAaywuRKPWfLgzy63axKWNsvfLxesJJiOsLNnYr4sJlZq4V8I8nGV9XMBu2ScBNUcmYZFcfd8dfhxJ1yKhZUqZgWwlXkH70EgTo1xyuOTIlLrlM9vdum0G7fPOU74+qiMk6oLOtXhIXiYKH0mGpYxXgWo746mVKlVeo1RjACUA0H+17MgANrrAznKpehTFXyoiYbAnLBRou7CjDJJ9cXeJo7F1mPSMvUJ87tUGXWSQNazXDJdwhLux5s4/5qWMmbARlB0ltXbZPwQohz5M34I61UdZDzq1IyAOFKdETqu3z3vef1qOOu75fjj2CXChjSlKNQYfc1gWYBPETWiqT3/VyQrRHRvf2mMaBIjGHEtbTjN/vIA/CtIXm1dOpCFyg7ctSo2j4oAF8iBrm2xuv0Bj9CIxq1KOVMi8chyG1YEuDVmvCN7syumqQs7foNy7yBBUvc1A4RvCuUOrXhSs7rRHqXXwN9Wwj9lA3ExlHEKplreWHB8wLfC X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: List-Subscribe: List-Unsubscribe: The test verifies reads and writes for MSR registers with different access level. Signed-off-by: Sagi Shahar Signed-off-by: Ackerley Tng Signed-off-by: Ryan Afranji --- .../selftests/kvm/include/x86_64/tdx/tdx.h | 5 + .../selftests/kvm/lib/x86_64/tdx/tdx.c | 27 +++ .../selftests/kvm/x86_64/tdx_vm_tests.c | 209 ++++++++++++++++++ 3 files changed, 241 insertions(+) diff --git a/tools/testing/selftests/kvm/include/x86_64/tdx/tdx.h b/tools/testing/selftests/kvm/include/x86_64/tdx/tdx.h index 63788012bf94..85ba6aab79a7 100644 --- a/tools/testing/selftests/kvm/include/x86_64/tdx/tdx.h +++ b/tools/testing/selftests/kvm/include/x86_64/tdx/tdx.h @@ -9,11 +9,16 @@ #define TDG_VP_VMCALL_REPORT_FATAL_ERROR 0x10003 #define TDG_VP_VMCALL_INSTRUCTION_IO 30 +#define TDG_VP_VMCALL_INSTRUCTION_RDMSR 31 +#define TDG_VP_VMCALL_INSTRUCTION_WRMSR 32 + void handle_userspace_tdg_vp_vmcall_exit(struct kvm_vcpu *vcpu); uint64_t tdg_vp_vmcall_instruction_io(uint64_t port, uint64_t size, uint64_t write, uint64_t *data); void tdg_vp_vmcall_report_fatal_error(uint64_t error_code, uint64_t data_gpa); uint64_t tdg_vp_vmcall_get_td_vmcall_info(uint64_t *r11, uint64_t *r12, uint64_t *r13, uint64_t *r14); +uint64_t tdg_vp_vmcall_instruction_rdmsr(uint64_t index, uint64_t *ret_value); +uint64_t tdg_vp_vmcall_instruction_wrmsr(uint64_t index, uint64_t value); #endif // SELFTEST_TDX_TDX_H diff --git a/tools/testing/selftests/kvm/lib/x86_64/tdx/tdx.c b/tools/testing/selftests/kvm/lib/x86_64/tdx/tdx.c index e5a9e13c62e2..88ea6f2a6469 100644 --- a/tools/testing/selftests/kvm/lib/x86_64/tdx/tdx.c +++ b/tools/testing/selftests/kvm/lib/x86_64/tdx/tdx.c @@ -87,3 +87,30 @@ uint64_t tdg_vp_vmcall_get_td_vmcall_info(uint64_t *r11, uint64_t *r12, return ret; } + +uint64_t tdg_vp_vmcall_instruction_rdmsr(uint64_t index, uint64_t *ret_value) +{ + uint64_t ret; + struct tdx_hypercall_args args = { + .r11 = TDG_VP_VMCALL_INSTRUCTION_RDMSR, + .r12 = index, + }; + + ret = __tdx_hypercall(&args, TDX_HCALL_HAS_OUTPUT); + + if (ret_value) + *ret_value = args.r11; + + return ret; +} + +uint64_t tdg_vp_vmcall_instruction_wrmsr(uint64_t index, uint64_t value) +{ + struct tdx_hypercall_args args = { + .r11 = TDG_VP_VMCALL_INSTRUCTION_WRMSR, + .r12 = index, + .r13 = value, + }; + + return __tdx_hypercall(&args, 0); +} diff --git a/tools/testing/selftests/kvm/x86_64/tdx_vm_tests.c b/tools/testing/selftests/kvm/x86_64/tdx_vm_tests.c index 699cba36e9ce..5db3701cc6d9 100644 --- a/tools/testing/selftests/kvm/x86_64/tdx_vm_tests.c +++ b/tools/testing/selftests/kvm/x86_64/tdx_vm_tests.c @@ -515,6 +515,213 @@ void verify_guest_reads(void) printf("\t ... PASSED\n"); } +/* + * Define a filter which denies all MSR access except the following: + * MSR_X2APIC_APIC_ICR: Allow read/write access (allowed by default) + * MSR_IA32_MISC_ENABLE: Allow read access + * MSR_IA32_POWER_CTL: Allow write access + */ +#define MSR_X2APIC_APIC_ICR 0x830 +static u64 tdx_msr_test_allow_bits = 0xFFFFFFFFFFFFFFFF; +struct kvm_msr_filter tdx_msr_test_filter = { + .flags = KVM_MSR_FILTER_DEFAULT_DENY, + .ranges = { + { + .flags = KVM_MSR_FILTER_READ, + .nmsrs = 1, + .base = MSR_IA32_MISC_ENABLE, + .bitmap = (uint8_t *)&tdx_msr_test_allow_bits, + }, { + .flags = KVM_MSR_FILTER_WRITE, + .nmsrs = 1, + .base = MSR_IA32_POWER_CTL, + .bitmap = (uint8_t *)&tdx_msr_test_allow_bits, + }, + }, +}; + +/* + * Verifies MSR read functionality. + */ +void guest_msr_read(void) +{ + uint64_t data; + uint64_t ret; + + ret = tdg_vp_vmcall_instruction_rdmsr(MSR_X2APIC_APIC_ICR, &data); + if (ret) + tdx_test_fatal(ret); + + ret = tdx_test_report_64bit_to_user_space(data); + if (ret) + tdx_test_fatal(ret); + + ret = tdg_vp_vmcall_instruction_rdmsr(MSR_IA32_MISC_ENABLE, &data); + if (ret) + tdx_test_fatal(ret); + + ret = tdx_test_report_64bit_to_user_space(data); + if (ret) + tdx_test_fatal(ret); + + /* We expect this call to fail since MSR_IA32_POWER_CTL is write only */ + ret = tdg_vp_vmcall_instruction_rdmsr(MSR_IA32_POWER_CTL, &data); + if (ret) { + ret = tdx_test_report_64bit_to_user_space(ret); + if (ret) + tdx_test_fatal(ret); + } else { + tdx_test_fatal(-99); + } + + tdx_test_success(); +} + +void verify_guest_msr_reads(void) +{ + struct kvm_vm *vm; + struct kvm_vcpu *vcpu; + + uint64_t data; + int ret; + + vm = td_create(); + td_initialize(vm, VM_MEM_SRC_ANONYMOUS, 0); + + /* + * Set explicit MSR filter map to control access to the MSR registers + * used in the test. + */ + printf("\t ... Setting test MSR filter\n"); + ret = kvm_check_cap(KVM_CAP_X86_USER_SPACE_MSR); + TEST_ASSERT(ret, "KVM_CAP_X86_USER_SPACE_MSR is unavailable"); + vm_enable_cap(vm, KVM_CAP_X86_USER_SPACE_MSR, KVM_MSR_EXIT_REASON_FILTER); + + ret = kvm_check_cap(KVM_CAP_X86_MSR_FILTER); + TEST_ASSERT(ret, "KVM_CAP_X86_MSR_FILTER is unavailable"); + + ret = ioctl(vm->fd, KVM_X86_SET_MSR_FILTER, &tdx_msr_test_filter); + TEST_ASSERT(ret == 0, + "KVM_X86_SET_MSR_FILTER failed, ret: %i errno: %i (%s)", + ret, errno, strerror(errno)); + + vcpu = td_vcpu_add(vm, 0, guest_msr_read); + td_finalize(vm); + + printf("Verifying guest msr reads:\n"); + + printf("\t ... Setting test MSR values\n"); + /* Write arbitrary to the MSRs. */ + vcpu_set_msr(vcpu, MSR_X2APIC_APIC_ICR, 4); + vcpu_set_msr(vcpu, MSR_IA32_MISC_ENABLE, 5); + vcpu_set_msr(vcpu, MSR_IA32_POWER_CTL, 6); + + printf("\t ... Running guest\n"); + td_vcpu_run(vcpu); + TDX_TEST_CHECK_GUEST_FAILURE(vcpu); + data = tdx_test_read_64bit_report_from_guest(vcpu); + TEST_ASSERT_EQ(data, 4); + + td_vcpu_run(vcpu); + TDX_TEST_CHECK_GUEST_FAILURE(vcpu); + data = tdx_test_read_64bit_report_from_guest(vcpu); + TEST_ASSERT_EQ(data, 5); + + td_vcpu_run(vcpu); + TDX_TEST_CHECK_GUEST_FAILURE(vcpu); + data = tdx_test_read_64bit_report_from_guest(vcpu); + TEST_ASSERT_EQ(data, TDG_VP_VMCALL_INVALID_OPERAND); + + td_vcpu_run(vcpu); + TDX_TEST_ASSERT_SUCCESS(vcpu); + + kvm_vm_free(vm); + printf("\t ... PASSED\n"); +} + +/* + * Verifies MSR write functionality. + */ +void guest_msr_write(void) +{ + uint64_t ret; + + ret = tdg_vp_vmcall_instruction_wrmsr(MSR_X2APIC_APIC_ICR, 4); + if (ret) + tdx_test_fatal(ret); + + /* We expect this call to fail since MSR_IA32_MISC_ENABLE is read only */ + ret = tdg_vp_vmcall_instruction_wrmsr(MSR_IA32_MISC_ENABLE, 5); + if (ret) { + ret = tdx_test_report_64bit_to_user_space(ret); + if (ret) + tdx_test_fatal(ret); + } else { + tdx_test_fatal(-99); + } + + + ret = tdg_vp_vmcall_instruction_wrmsr(MSR_IA32_POWER_CTL, 6); + if (ret) + tdx_test_fatal(ret); + + tdx_test_success(); +} + +void verify_guest_msr_writes(void) +{ + struct kvm_vcpu *vcpu; + struct kvm_vm *vm; + + uint64_t data; + int ret; + + vm = td_create(); + td_initialize(vm, VM_MEM_SRC_ANONYMOUS, 0); + + /* + * Set explicit MSR filter map to control access to the MSR registers + * used in the test. + */ + printf("\t ... Setting test MSR filter\n"); + ret = kvm_check_cap(KVM_CAP_X86_USER_SPACE_MSR); + TEST_ASSERT(ret, "KVM_CAP_X86_USER_SPACE_MSR is unavailable"); + vm_enable_cap(vm, KVM_CAP_X86_USER_SPACE_MSR, KVM_MSR_EXIT_REASON_FILTER); + + ret = kvm_check_cap(KVM_CAP_X86_MSR_FILTER); + TEST_ASSERT(ret, "KVM_CAP_X86_MSR_FILTER is unavailable"); + + ret = ioctl(vm->fd, KVM_X86_SET_MSR_FILTER, &tdx_msr_test_filter); + TEST_ASSERT(ret == 0, + "KVM_X86_SET_MSR_FILTER failed, ret: %i errno: %i (%s)", + ret, errno, strerror(errno)); + + vcpu = td_vcpu_add(vm, 0, guest_msr_write); + td_finalize(vm); + + printf("Verifying guest msr writes:\n"); + + printf("\t ... Running guest\n"); + /* Only the write to MSR_IA32_MISC_ENABLE should trigger an exit */ + td_vcpu_run(vcpu); + TDX_TEST_CHECK_GUEST_FAILURE(vcpu); + data = tdx_test_read_64bit_report_from_guest(vcpu); + TEST_ASSERT_EQ(data, TDG_VP_VMCALL_INVALID_OPERAND); + + td_vcpu_run(vcpu); + TDX_TEST_ASSERT_SUCCESS(vcpu); + + printf("\t ... Verifying MSR values writen by guest\n"); + + TEST_ASSERT_EQ(vcpu_get_msr(vcpu, MSR_X2APIC_APIC_ICR), 4); + TEST_ASSERT_EQ(vcpu_get_msr(vcpu, MSR_IA32_MISC_ENABLE), 0x1800); + TEST_ASSERT_EQ(vcpu_get_msr(vcpu, MSR_IA32_POWER_CTL), 6); + + kvm_vm_free(vm); + printf("\t ... PASSED\n"); +} + + int main(int argc, char **argv) { setbuf(stdout, NULL); @@ -531,6 +738,8 @@ int main(int argc, char **argv) run_in_new_process(&verify_get_td_vmcall_info); run_in_new_process(&verify_guest_writes); run_in_new_process(&verify_guest_reads); + run_in_new_process(&verify_guest_msr_writes); + run_in_new_process(&verify_guest_msr_reads); return 0; } -- 2.43.0.472.g3155946c3a-goog