From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id F0E64CDB474 for ; Thu, 12 Oct 2023 21:56:59 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id 4605D8D0013; Thu, 12 Oct 2023 17:56:59 -0400 (EDT) Received: by kanga.kvack.org (Postfix, from userid 40) id 410C98D0002; Thu, 12 Oct 2023 17:56:59 -0400 (EDT) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id 2FF2F8D0013; Thu, 12 Oct 2023 17:56:59 -0400 (EDT) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0017.hostedemail.com [216.40.44.17]) by kanga.kvack.org (Postfix) with ESMTP id 20D618D0002 for ; Thu, 12 Oct 2023 17:56:59 -0400 (EDT) Received: from smtpin01.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay01.hostedemail.com (Postfix) with ESMTP id E4F401CB390 for ; Thu, 12 Oct 2023 21:56:58 +0000 (UTC) X-FDA: 81338170116.01.10E83F8 Received: from mgamail.intel.com (mgamail.intel.com [134.134.136.20]) by imf24.hostedemail.com (Postfix) with ESMTP id 2BB7718001E for ; Thu, 12 Oct 2023 21:56:55 +0000 (UTC) Authentication-Results: imf24.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=jQZGIq9w; dmarc=pass (policy=none) header.from=intel.com; spf=pass (imf24.hostedemail.com: domain of lkp@intel.com designates 134.134.136.20 as permitted sender) smtp.mailfrom=lkp@intel.com ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1697147817; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type:content-transfer-encoding:in-reply-to: references:dkim-signature; bh=+cIpGTFQGknlxEsI4Uhu+r5Fqful48dXIule/SlUTsQ=; b=lJIogWNiFmm07w3OD3e1cA5J/pVItQHvt1/NnLSOI45BC+l5/q8GiOzMrjF/pAVqdjjpix 697oKcSiPaYLtWYr55BVJuHnhHCXl8EU+PcySQ3b7wT45LOUvDWs4QmD1xJkmNDKEbF4BY Oi7WydB7Qwbb3LPTLp5Fw9UWSyZI+Ag= ARC-Authentication-Results: i=1; imf24.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=jQZGIq9w; dmarc=pass (policy=none) header.from=intel.com; spf=pass (imf24.hostedemail.com: domain of lkp@intel.com designates 134.134.136.20 as permitted sender) smtp.mailfrom=lkp@intel.com ARC-Seal: i=1; s=arc-20220608; d=hostedemail.com; t=1697147817; a=rsa-sha256; cv=none; b=kNQdfrVvpSweFmAgIjocaVnpWUcZL4KOqT88F5+XK57/Dirpvh0oQ7C4uqXEtN09B6Cq8s rJPk9HTVYPhuE0LYBUBa0QDvYdTBPyz2RfWms/mTAkG4YIr7BzNCk+7wv7r5kkpbVmc/V0 HTkiaPunlydkvc6XRHa86R9HSt9r0zw= DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1697147816; x=1728683816; h=date:from:to:cc:subject:message-id:mime-version; bh=1QEwFD7GH7lNa53xq9p8FhQpWCyKd3yYb+s/qeNhpVA=; b=jQZGIq9wmWQ/ccKv08LbTYnn1WbsRbMVkuNrrUk33v5Z3y1HsNSfILkg 8ZcuAekr3VdUZydWcWOmItW4ldrgVkLcmuGTVoj6bu0tWIdEZhKDFVgps IUnSuKUC+aPl9CkHXeN7ka0nqLvixY2IxSo7Sr/WWdc2LxXmdb0cAI+Lk frbIX88pHrs0c/DW5ijv4Sm2MNN8LV2F758jG09gjSww4lLI16TEbXEO9 4H3zWWBLstRrwfM+Uy0fd1nOCNGTfGlvjNtst951PBz61/NV+MalOQxg/ SXr1AC3NSs8MQosf3QjFKoEzYewic4lsMwPjdSHF4cFJajHhrukX+kA/s w==; X-IronPort-AV: E=McAfee;i="6600,9927,10861"; a="375401358" X-IronPort-AV: E=Sophos;i="6.03,219,1694761200"; d="scan'208";a="375401358" Received: from orsmga003.jf.intel.com ([10.7.209.27]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 12 Oct 2023 14:56:54 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10861"; a="704352223" X-IronPort-AV: E=Sophos;i="6.03,219,1694761200"; d="scan'208";a="704352223" Received: from lkp-server02.sh.intel.com (HELO f64821696465) ([10.239.97.151]) by orsmga003.jf.intel.com with ESMTP; 12 Oct 2023 14:56:52 -0700 Received: from kbuild by f64821696465 with local (Exim 4.96) (envelope-from ) id 1qr3fm-0003vW-1h; Thu, 12 Oct 2023 21:56:50 +0000 Date: Fri, 13 Oct 2023 05:56:17 +0800 From: kernel test robot To: Qingqing Zhuo Cc: oe-kbuild-all@lists.linux.dev, Linux Memory Management List , Alex Deucher Subject: [linux-next:master 448/11653] drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c:292 dcn35_update_clocks() warn: inconsistent indenting Message-ID: <202310130514.sHgTzh5P-lkp@intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline X-Rspamd-Server: rspam09 X-Rspamd-Queue-Id: 2BB7718001E X-Stat-Signature: qfhpttf1y1z1hw6ujrra7yw1er4jijbc X-Rspam-User: X-HE-Tag: 1697147815-524871 X-HE-Meta: U2FsdGVkX1+eI87tKDLTx0W70xu3XL5YWrfqMAtPJ6sLr1VyVhbysZhvIhbe8JPzPdWBhsm9Z6I9lOIOqCHguGCW5hg0jTTVq12d5hjGd6/uN8jMCgscF0fyXjbNbUsTPHPunIIeeci4p6xKjy8Zk8JbZaxVXLVDnDLrYk0FXgWI51aQ6iynR1NqM6IRudFKCW2lEa5bUvBkPXjsGeFjS6zemyOzC6Kuh/hym8HLRH1gr49OcjVh5IvfI+BhBVbXLcuRkk7qaMN0Mdpi9QpP1HlwVwxN0idwvj6jCnc2Czw3W3Dw2dl8qvYKN/lLaRPkJzxmWCHnF9MAD9y6odOuQ08pcvo33noCzAIa3wBkq/KzamitUR7O+gfXB9r2dpxPeqKnHtz/GzAX1rgIEENkIzPwrGzh8wkEPpiv5Mu3CSuK22cwLoP4/TGYyrDebDifm2UuzsSWzzPlZmNKmqUlQxMpmJjJOmuXpkNkOffBj53cuPIyAZyzlm0aaeTURyqT6M/GPbzkFZpELx7feHgMrGBRqo00Q7jVmEMg+Seq7cw34hFjA1G2x8FpVdrSdNzTwT5DTQ9TnhpgSlaSIpkrVyP/mn7K3unD4CJ8AqNJGhcHR1VnqEGKmuiGExCWBsrIKFoPazUNs0NxbKBqt3XSLJgTR1Zt0uF/2FPpl6jpGyWs9JqAppjnITJDfJdLZ0bRtLvbVc+lsVXv07SH0qTqETn8AKogqGZzh4XL+nWKZ9S9BbCC6tIIwIWLPkTZ1HcazM/qPpLn3F0LrADQiWen7OQRyth3pPU9Caha9zX6mfhbkNbF7ytcUQ1mZ39B6rg7YWgXKSeaSOGeDIIG7umboMSmAYEw6OQjalhog3SiqHmqjaYsxw8c/1qKvPjUo7evtr8/mfZsYLFai63FS/8LJ1HNJrxL0rB+aiFwjbsLDxQ/nya2+3oWFswVnAmaaAmZJg2vGtuzX4KPJtB+O0e brpKEZhI /R7CZtX/Mf2lWtrCd+Z9xqHaAf09yNjXl3vAvNZ9Bg9kzTAktIV9zxEO0BH0KvObU1I6Ba3XYcfuptJamPlrt7eYPXwq3uYRawhT87g66Y1ypW/kuDm4oGfZVEw6yeYzj+J72dmNoonudg2f/VngVh0gxXfIU8841YzAKRq9+1VvxdOLdBIpTxcicOGkJJ5o46HNsAr5nAJPX/cgE/1fNOEOqrEj68seHUhWdpdxOptqm10PPi7mUj3xlzfBxoQv3KVzcsJdqINHLObar87PEf3p2dqckiQsYnOBMZuJRPoiAKnCJ6Rd2F61HR2HIkScf7HFQjcGszjAYvdCqVE3yNfBPpmFN38C3LYje X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: tree: https://git.kernel.org/pub/scm/linux/kernel/git/next/linux-next.git master head: f9a6bea131849702d591d18d5c8b8a0eda6f62b3 commit: 8774029f76b9806f2f3586bb0502408076767fd5 [448/11653] drm/amd/display: Add DCN35 CLK_MGR config: i386-randconfig-141-20230905 (https://download.01.org/0day-ci/archive/20231013/202310130514.sHgTzh5P-lkp@intel.com/config) compiler: gcc-12 (Debian 12.2.0-14) 12.2.0 reproduce: (https://download.01.org/0day-ci/archive/20231013/202310130514.sHgTzh5P-lkp@intel.com/reproduce) If you fix the issue in a separate patch/commit (i.e. not just a new version of the same patch/commit), kindly add following tags | Reported-by: kernel test robot | Closes: https://lore.kernel.org/oe-kbuild-all/202310130514.sHgTzh5P-lkp@intel.com/ New smatch warnings: drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c:292 dcn35_update_clocks() warn: inconsistent indenting drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c:919 dcn35_clk_mgr_construct() warn: inconsistent indenting drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c:980 dcn35_clk_mgr_construct() warn: variable dereferenced before check 'ctx->dc_bios' (see line 913) drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c:980 dcn35_clk_mgr_construct() warn: variable dereferenced before check 'ctx->dc_bios->integrated_info' (see line 913) Old smatch warnings: drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c:921 dcn35_clk_mgr_construct() warn: inconsistent indenting vim +292 drivers/gpu/drm/amd/amdgpu/../display/dc/clk_mgr/dcn35/dcn35_clk_mgr.c 213 214 void dcn35_update_clocks(struct clk_mgr *clk_mgr_base, 215 struct dc_state *context, 216 bool safe_to_lower) 217 { 218 union dmub_rb_cmd cmd; 219 struct clk_mgr_internal *clk_mgr = TO_CLK_MGR_INTERNAL(clk_mgr_base); 220 struct dc_clocks *new_clocks = &context->bw_ctx.bw.dcn.clk; 221 struct dc *dc = clk_mgr_base->ctx->dc; 222 int display_count; 223 bool update_dppclk = false; 224 bool update_dispclk = false; 225 bool dpp_clock_lowered = false; 226 227 if (dc->work_arounds.skip_clock_update) 228 return; 229 230 /* 231 * if it is safe to lower, but we are already in the lower state, we don't have to do anything 232 * also if safe to lower is false, we just go in the higher state 233 */ 234 if (safe_to_lower) { 235 if (new_clocks->zstate_support != DCN_ZSTATE_SUPPORT_DISALLOW && 236 new_clocks->zstate_support != clk_mgr_base->clks.zstate_support) { 237 dcn35_smu_set_zstate_support(clk_mgr, new_clocks->zstate_support); 238 dm_helpers_enable_periodic_detection(clk_mgr_base->ctx, true); 239 clk_mgr_base->clks.zstate_support = new_clocks->zstate_support; 240 } 241 242 if (clk_mgr_base->clks.dtbclk_en && !new_clocks->dtbclk_en) { 243 dcn35_smu_set_dtbclk(clk_mgr, false); 244 clk_mgr_base->clks.dtbclk_en = new_clocks->dtbclk_en; 245 } 246 /* check that we're not already in lower */ 247 if (clk_mgr_base->clks.pwr_state != DCN_PWR_STATE_LOW_POWER) { 248 display_count = dcn35_get_active_display_cnt_wa(dc, context); 249 /* if we can go lower, go lower */ 250 if (display_count == 0) 251 clk_mgr_base->clks.pwr_state = DCN_PWR_STATE_LOW_POWER; 252 } 253 } else { 254 if (new_clocks->zstate_support == DCN_ZSTATE_SUPPORT_DISALLOW && 255 new_clocks->zstate_support != clk_mgr_base->clks.zstate_support) { 256 dcn35_smu_set_zstate_support(clk_mgr, DCN_ZSTATE_SUPPORT_DISALLOW); 257 dm_helpers_enable_periodic_detection(clk_mgr_base->ctx, false); 258 clk_mgr_base->clks.zstate_support = new_clocks->zstate_support; 259 } 260 261 if (!clk_mgr_base->clks.dtbclk_en && new_clocks->dtbclk_en) { 262 dcn35_smu_set_dtbclk(clk_mgr, true); 263 dcn35_update_clocks_update_dtb_dto(clk_mgr, context, clk_mgr_base->clks.ref_dtbclk_khz); 264 clk_mgr_base->clks.dtbclk_en = new_clocks->dtbclk_en; 265 } 266 267 /* check that we're not already in D0 */ 268 if (clk_mgr_base->clks.pwr_state != DCN_PWR_STATE_MISSION_MODE) { 269 union display_idle_optimization_u idle_info = { 0 }; 270 271 dcn35_smu_set_display_idle_optimization(clk_mgr, idle_info.data); 272 /* update power state */ 273 clk_mgr_base->clks.pwr_state = DCN_PWR_STATE_MISSION_MODE; 274 } 275 } 276 if (dc->debug.force_min_dcfclk_mhz > 0) 277 new_clocks->dcfclk_khz = (new_clocks->dcfclk_khz > (dc->debug.force_min_dcfclk_mhz * 1000)) ? 278 new_clocks->dcfclk_khz : (dc->debug.force_min_dcfclk_mhz * 1000); 279 280 if (should_set_clock(safe_to_lower, new_clocks->dcfclk_khz, clk_mgr_base->clks.dcfclk_khz)) { 281 clk_mgr_base->clks.dcfclk_khz = new_clocks->dcfclk_khz; 282 dcn35_smu_set_hard_min_dcfclk(clk_mgr, clk_mgr_base->clks.dcfclk_khz); 283 } 284 285 if (should_set_clock(safe_to_lower, 286 new_clocks->dcfclk_deep_sleep_khz, clk_mgr_base->clks.dcfclk_deep_sleep_khz)) { 287 clk_mgr_base->clks.dcfclk_deep_sleep_khz = new_clocks->dcfclk_deep_sleep_khz; 288 dcn35_smu_set_min_deep_sleep_dcfclk(clk_mgr, clk_mgr_base->clks.dcfclk_deep_sleep_khz); 289 } 290 291 // workaround: Limit dppclk to 100Mhz to avoid lower eDP panel switch to plus 4K monitor underflow. > 292 if (new_clocks->dppclk_khz < 100000) 293 new_clocks->dppclk_khz = 100000; 294 295 if (should_set_clock(safe_to_lower, new_clocks->dppclk_khz, clk_mgr->base.clks.dppclk_khz)) { 296 if (clk_mgr->base.clks.dppclk_khz > new_clocks->dppclk_khz) 297 dpp_clock_lowered = true; 298 clk_mgr_base->clks.dppclk_khz = new_clocks->dppclk_khz; 299 update_dppclk = true; 300 } 301 302 if (should_set_clock(safe_to_lower, new_clocks->dispclk_khz, clk_mgr_base->clks.dispclk_khz)) { 303 dcn35_disable_otg_wa(clk_mgr_base, context, true); 304 305 clk_mgr_base->clks.dispclk_khz = new_clocks->dispclk_khz; 306 dcn35_smu_set_dispclk(clk_mgr, clk_mgr_base->clks.dispclk_khz); 307 dcn35_disable_otg_wa(clk_mgr_base, context, false); 308 309 update_dispclk = true; 310 } 311 312 if (!new_clocks->dtbclk_en) { 313 new_clocks->ref_dtbclk_khz = 600000; 314 } 315 316 /* clock limits are received with MHz precision, divide by 1000 to prevent setting clocks at every call */ 317 if (!dc->debug.disable_dtb_ref_clk_switch && 318 should_set_clock(safe_to_lower, new_clocks->ref_dtbclk_khz / 1000, clk_mgr_base->clks.ref_dtbclk_khz / 1000)) { 319 /* DCCG requires KHz precision for DTBCLK */ 320 dcn35_smu_set_dtbclk(clk_mgr, true); 321 322 dcn35_update_clocks_update_dtb_dto(clk_mgr, context, clk_mgr_base->clks.ref_dtbclk_khz); 323 } 324 325 if (dpp_clock_lowered) { 326 // increase per DPP DTO before lowering global dppclk 327 dcn35_update_clocks_update_dpp_dto(clk_mgr, context, safe_to_lower); 328 dcn35_smu_set_dppclk(clk_mgr, clk_mgr_base->clks.dppclk_khz); 329 } else { 330 // increase global DPPCLK before lowering per DPP DTO 331 if (update_dppclk || update_dispclk) 332 dcn35_smu_set_dppclk(clk_mgr, clk_mgr_base->clks.dppclk_khz); 333 dcn35_update_clocks_update_dpp_dto(clk_mgr, context, safe_to_lower); 334 } 335 336 // notify DMCUB of latest clocks 337 memset(&cmd, 0, sizeof(cmd)); 338 cmd.notify_clocks.header.type = DMUB_CMD__CLK_MGR; 339 cmd.notify_clocks.header.sub_type = DMUB_CMD__CLK_MGR_NOTIFY_CLOCKS; 340 cmd.notify_clocks.clocks.dcfclk_khz = clk_mgr_base->clks.dcfclk_khz; 341 cmd.notify_clocks.clocks.dcfclk_deep_sleep_khz = 342 clk_mgr_base->clks.dcfclk_deep_sleep_khz; 343 cmd.notify_clocks.clocks.dispclk_khz = clk_mgr_base->clks.dispclk_khz; 344 cmd.notify_clocks.clocks.dppclk_khz = clk_mgr_base->clks.dppclk_khz; 345 346 dm_execute_dmub_cmd(dc->ctx, &cmd, DM_DMUB_WAIT_TYPE_WAIT); 347 } 348 -- 0-DAY CI Kernel Test Service https://github.com/intel/lkp-tests/wiki