From mboxrd@z Thu Jan 1 00:00:00 1970 Return-Path: X-Spam-Checker-Version: SpamAssassin 3.4.0 (2014-02-07) on aws-us-west-2-korg-lkml-1.web.codeaurora.org Received: from kanga.kvack.org (kanga.kvack.org [205.233.56.17]) by smtp.lore.kernel.org (Postfix) with ESMTP id 81C81EB64DC for ; Thu, 15 Jun 2023 07:36:23 +0000 (UTC) Received: by kanga.kvack.org (Postfix) id EFF1C8E0001; Thu, 15 Jun 2023 03:36:22 -0400 (EDT) Received: by kanga.kvack.org (Postfix, from userid 40) id E60496B0078; Thu, 15 Jun 2023 03:36:22 -0400 (EDT) X-Delivered-To: int-list-linux-mm@kvack.org Received: by kanga.kvack.org (Postfix, from userid 63042) id C8B378E0001; Thu, 15 Jun 2023 03:36:22 -0400 (EDT) X-Delivered-To: linux-mm@kvack.org Received: from relay.hostedemail.com (smtprelay0010.hostedemail.com [216.40.44.10]) by kanga.kvack.org (Postfix) with ESMTP id B02CE6B0074 for ; Thu, 15 Jun 2023 03:36:22 -0400 (EDT) Received: from smtpin19.hostedemail.com (a10.router.float.18 [10.200.18.1]) by unirelay04.hostedemail.com (Postfix) with ESMTP id 789951A0AE1 for ; Thu, 15 Jun 2023 07:36:22 +0000 (UTC) X-FDA: 80904174204.19.36B6E5F Received: from mga02.intel.com (mga02.intel.com [134.134.136.20]) by imf10.hostedemail.com (Postfix) with ESMTP id 69A04C0002 for ; Thu, 15 Jun 2023 07:36:19 +0000 (UTC) Authentication-Results: imf10.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=dzHFeMDF; spf=pass (imf10.hostedemail.com: domain of lkp@intel.com designates 134.134.136.20 as permitted sender) smtp.mailfrom=lkp@intel.com; dmarc=pass (policy=none) header.from=intel.com ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=hostedemail.com; s=arc-20220608; t=1686814579; h=from:from:sender:reply-to:subject:subject:date:date: message-id:message-id:to:to:cc:cc:mime-version:mime-version: content-type:content-type:content-transfer-encoding:in-reply-to: references:dkim-signature; bh=+uKCeW1qNWqlmqJo9GoGpdex9op351vhN2pHNqE3mhQ=; b=qBvwO9W5BG19AH6HaFFh1QQ+fPKZyUd8caXLH+5lGG+47QRKSUljQYqzOZb8wgWkIdlz5e 3iRkjZOGCtCnm5NWrb5eo467Vvx1aUPue4AKFUZlFO4WVM798k9M7mPOHrOoQZX1PAkeVf AQ+Tg1CelcsLqXFNBWSj/g9wMejNNA4= ARC-Authentication-Results: i=1; imf10.hostedemail.com; dkim=pass header.d=intel.com header.s=Intel header.b=dzHFeMDF; spf=pass (imf10.hostedemail.com: domain of lkp@intel.com designates 134.134.136.20 as permitted sender) smtp.mailfrom=lkp@intel.com; dmarc=pass (policy=none) header.from=intel.com ARC-Seal: i=1; s=arc-20220608; d=hostedemail.com; t=1686814579; a=rsa-sha256; cv=none; b=aft4/uuSR7RvOOt9QCxeBzwyvPm8S4e5T01+BlHtI0YprTiGTPHWDV6RIKHBWdVImk2u2a Dss5fmFWjYgO5TlMTSlGJkFjfDxsO7a3wR6uVJ3WHg7l5TODRqLqNkpf+d/qSV5YpxzlCp Lz9nZwhBsEe+9vBeLuoH3KWvmwXQmlc= DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/simple; d=intel.com; i=@intel.com; q=dns/txt; s=Intel; t=1686814579; x=1718350579; h=date:from:to:cc:subject:message-id:mime-version; bh=DkqQ5QQJoIc5JpYvsO+m9TMUGXFCWyPspjqSfPYfM/Y=; b=dzHFeMDFedRNCOrrH2Jn2aUUdlBOVlKzoqDzFwh9svhTaOmnyUgOzPa3 xqRifPwili2vHtuVBRsoMMhsHh6fDOF9grQm7ozJB7cSJyIsJ3wvNlJbc I0T9EE1RnSCGJCLsiQ4LXo3Std+jSITADvHu6AkSYkg5attgT9h+/62U1 MFLa0+dt0NhFzon4L9O7A0HfWsKNmOI1ZqVlxM8emWz/JS2m80EeT9xC3 TssNm+66WARTmU6GIvlBS+8GjumIqzM+bi0gACiBN4PNPJ6Cg2i0qCTvG ep3xz7wC2E9t/L9vlehaLnyx0QxJC52Up5pOJpYFdqvoeqIVduvjtUDeb Q==; X-IronPort-AV: E=McAfee;i="6600,9927,10741"; a="348509570" X-IronPort-AV: E=Sophos;i="6.00,244,1681196400"; d="scan'208";a="348509570" Received: from orsmga002.jf.intel.com ([10.7.209.21]) by orsmga101.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 15 Jun 2023 00:36:17 -0700 X-ExtLoop1: 1 X-IronPort-AV: E=McAfee;i="6600,9927,10741"; a="712355571" X-IronPort-AV: E=Sophos;i="6.00,244,1681196400"; d="scan'208";a="712355571" Received: from lkp-server02.sh.intel.com (HELO d59cacf64e9e) ([10.239.97.151]) by orsmga002.jf.intel.com with ESMTP; 15 Jun 2023 00:36:15 -0700 Received: from kbuild by d59cacf64e9e with local (Exim 4.96) (envelope-from ) id 1q9hWg-0001c7-1t; Thu, 15 Jun 2023 07:36:14 +0000 Date: Thu, 15 Jun 2023 15:35:26 +0800 From: kernel test robot To: Benjamin Gaignard Cc: oe-kbuild-all@lists.linux.dev, Linux Memory Management List , Mauro Carvalho Chehab , linux-media@vger.kernel.org, Nicolas Dufresne , Hans Verkuil Subject: [linux-next:master 7549/10326] drivers/media/platform/verisilicon/rockchip_vpu981_hw_av1_dec.c:1022:1: warning: the frame size of 1112 bytes is larger than 1024 bytes Message-ID: <202306151506.goHEegOd-lkp@intel.com> MIME-Version: 1.0 Content-Type: text/plain; charset=us-ascii Content-Disposition: inline X-Rspamd-Queue-Id: 69A04C0002 X-Rspam-User: X-Stat-Signature: 58hqzng3cf3m45dwdeh6tnx46pkbmgqa X-Rspamd-Server: rspam01 X-HE-Tag: 1686814579-635908 X-HE-Meta: U2FsdGVkX1+A5EynVQr4AL7lALxBZWHtHXKY5T9x+cSAbzC1EijuIugbvs8P4qWjn1Df8wCuuuT83/gZd1cJcguN/JHcDPxg4RhatQpXIp+6dcuzZbwerbnar2L63yFvcNP/N2qCIc+Y3f88DQ6JEB9hvL6ZksuJzjZIdRzNO3QsQ4f5LFJcBRGvICXYMnXRr4dAoBuYbQ/dctHi5PniyI19yGRtT6kYwSQIIQKoVo9WSBMgQiB11y5QC4J69wyV9pkdlX0z9rH1ssBBxGaUdfUoIU5MkdeRhrrL/3JrFdJphYULkWEo0lIJ6wHHFRNBTFXQ5LU/ExYrJVFeXmU4DJ/qVOlZ2Tb20Ze8bNcdOGz7A5vQRJ7LpbVD9VsioOosripWFSdUw8zK7AUjjHLYRBG5pOnU54D4tbu4/+Nlp5ar81EQ2rBJLmVcbJVqnJirEaFe3HH8QK6AoK9grx0gaw6cPYWuK6ulNuhHovATwDRnH5PFthFb4MqXRaXnU9iji5g6wnFvDHe7s+IxLNx43pLhU7u5jOEz14J1ABxjv3XRIDALFYtYdjklAcpEBfwBIKqGOoKfSbdgrleXKxv5YM3D5mA6mxY6mdgjRJGuKpfFP5um3Iev183Us5s/WMUEYuOLZSN6OTMsezQEG2zz1ycc+UfpkDKJcfDwre1ccp4FJc/1bYwnnaxnDwFb9/a8wmJdsRR7TPB9cxM99uJM8poPgiy/jf2F67HsDdn9VNaTsWji49Jvzp0ajQzq4xDkmby9cqg2wPTT9I4pA4Pldldm9s7C67hCeNjE/zAJSjRdF6cdbUi5YxDQLdUQYw6NYPTlw55CL4sl9Ywy2vfXi/ZtsSIEulgoxyCDrfJR4wvPoYKTcyyb9l8qJzkbQaAA2fRYdOCSX1P9KHPcSpNL3OyYRoW3Knvh8HPcZxOvGXjH7quKmeFR8So32i19nGB/An1+7wz+6+9fq1ybDMe 5UBaET4u P+RMtbXsstd90yD0nI/zd3hMPw+xDZEV1q7h2vLOojvR8CaWJRPbY4H+j8nAQWg+GeddyIVm2zvdb/xco6SJTJ5x8WdYqKnnRLpHbB4VNS/1KgJNP/5tIVEPOkxWbH/8HlJ3/fVXZVQo4QSjNCTcSrGMIqAA0tXaQXmf5MAy6LOgrTwcy7gzpTE/1gP134MDQNBcS04PuNx5jW3BqpuegYWdz+lh9uWDUIGzlvHRusRgtTKrBhLpkrf3E4FdIXCRyO7KkxYrX2TdCE+Wmw9EAcQtdDULcRyPH7C79m3SsC+xsRF+HeTv9cgPd/MSXCC33FOSRCX40/Cqd0pK1GaU2yxQbbVfAqn5xbdHkPtSZWjCDDy8GOE7HA5l6z/hIcZKI1ywHYIhbDJCZ1heOFOzmgSicdvizIkkpkzRcVjuDlalgFia//fRw0wx46KlMfvWmy/BjBCmagF88ibf+bx+HSbc8tnvbIzF7NaWt X-Bogosity: Ham, tests=bogofilter, spamicity=0.000000, version=1.2.4 Sender: owner-linux-mm@kvack.org Precedence: bulk X-Loop: owner-majordomo@kvack.org List-ID: tree: https://git.kernel.org/pub/scm/linux/kernel/git/next/linux-next.git master head: 925294c9aa184801cc0a451b69a18dd0fe7d847d commit: 727a400686a2c0d25015c9e44916a59b72882f83 [7549/10326] media: verisilicon: Add Rockchip AV1 decoder config: arm-randconfig-r046-20230615 (https://download.01.org/0day-ci/archive/20230615/202306151506.goHEegOd-lkp@intel.com/config) compiler: arm-linux-gnueabi-gcc (GCC) 12.3.0 reproduce (this is a W=1 build): mkdir -p ~/bin wget https://raw.githubusercontent.com/intel/lkp-tests/master/sbin/make.cross -O ~/bin/make.cross chmod +x ~/bin/make.cross # https://git.kernel.org/pub/scm/linux/kernel/git/next/linux-next.git/commit/?id=727a400686a2c0d25015c9e44916a59b72882f83 git remote add linux-next https://git.kernel.org/pub/scm/linux/kernel/git/next/linux-next.git git fetch --no-tags linux-next master git checkout 727a400686a2c0d25015c9e44916a59b72882f83 # save the config file mkdir build_dir && cp config build_dir/.config COMPILER_INSTALL_PATH=$HOME/0day COMPILER=gcc-12.3.0 ~/bin/make.cross W=1 O=build_dir ARCH=arm olddefconfig COMPILER_INSTALL_PATH=$HOME/0day COMPILER=gcc-12.3.0 ~/bin/make.cross W=1 O=build_dir ARCH=arm SHELL=/bin/bash drivers/media/platform/verisilicon/ If you fix the issue in a separate patch/commit (i.e. not just a new version of the same patch/commit), kindly add following tags | Reported-by: kernel test robot | Closes: https://lore.kernel.org/oe-kbuild-all/202306151506.goHEegOd-lkp@intel.com/ All warnings (new ones prefixed by >>): drivers/media/platform/verisilicon/rockchip_vpu981_hw_av1_dec.c: In function 'rockchip_vpu981_av1_dec_set_segmentation': >> drivers/media/platform/verisilicon/rockchip_vpu981_hw_av1_dec.c:1022:1: warning: the frame size of 1112 bytes is larger than 1024 bytes [-Wframe-larger-than=] 1022 | } | ^ vim +1022 drivers/media/platform/verisilicon/rockchip_vpu981_hw_av1_dec.c 776 777 static void rockchip_vpu981_av1_dec_set_segmentation(struct hantro_ctx *ctx) 778 { 779 struct hantro_av1_dec_hw_ctx *av1_dec = &ctx->av1_dec; 780 struct hantro_av1_dec_ctrls *ctrls = &av1_dec->ctrls; 781 const struct v4l2_ctrl_av1_frame *frame = ctrls->frame; 782 const struct v4l2_av1_segmentation *seg = &frame->segmentation; 783 u32 segval[V4L2_AV1_MAX_SEGMENTS][V4L2_AV1_SEG_LVL_MAX] = { 0 }; 784 struct hantro_dev *vpu = ctx->dev; 785 u8 segsign = 0, preskip_segid = 0, last_active_seg = 0, i, j; 786 787 if (!!(seg->flags & V4L2_AV1_SEGMENTATION_FLAG_ENABLED) && 788 frame->primary_ref_frame < V4L2_AV1_REFS_PER_FRAME) { 789 int idx = rockchip_vpu981_get_frame_index(ctx, frame->primary_ref_frame); 790 791 if (idx >= 0) { 792 dma_addr_t luma_addr, mv_addr = 0; 793 struct hantro_decoded_buffer *seg; 794 size_t mv_offset = rockchip_vpu981_av1_dec_chroma_size(ctx); 795 796 seg = vb2_to_hantro_decoded_buf(&av1_dec->frame_refs[idx].vb2_ref->vb2_buf); 797 luma_addr = hantro_get_dec_buf_addr(ctx, &seg->base.vb.vb2_buf); 798 mv_addr = luma_addr + mv_offset; 799 800 hantro_write_addr(vpu, AV1_SEGMENTATION, mv_addr); 801 hantro_reg_write(vpu, &av1_use_temporal3_mvs, 1); 802 } 803 } 804 805 hantro_reg_write(vpu, &av1_segment_temp_upd_e, 806 !!(seg->flags & V4L2_AV1_SEGMENTATION_FLAG_TEMPORAL_UPDATE)); 807 hantro_reg_write(vpu, &av1_segment_upd_e, 808 !!(seg->flags & V4L2_AV1_SEGMENTATION_FLAG_UPDATE_MAP)); 809 hantro_reg_write(vpu, &av1_segment_e, 810 !!(seg->flags & V4L2_AV1_SEGMENTATION_FLAG_ENABLED)); 811 812 hantro_reg_write(vpu, &av1_error_resilient, 813 !!(frame->flags & V4L2_AV1_FRAME_FLAG_ERROR_RESILIENT_MODE)); 814 815 if (IS_INTRA(frame->frame_type) || 816 !!(frame->flags & V4L2_AV1_FRAME_FLAG_ERROR_RESILIENT_MODE)) { 817 hantro_reg_write(vpu, &av1_use_temporal3_mvs, 0); 818 } 819 820 if (seg->flags & V4L2_AV1_SEGMENTATION_FLAG_ENABLED) { 821 int s; 822 823 for (s = 0; s < V4L2_AV1_MAX_SEGMENTS; s++) { 824 if (seg->feature_enabled[s] & 825 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_ALT_Q)) { 826 segval[s][V4L2_AV1_SEG_LVL_ALT_Q] = 827 clamp(abs(seg->feature_data[s][V4L2_AV1_SEG_LVL_ALT_Q]), 828 0, 255); 829 segsign |= 830 (seg->feature_data[s][V4L2_AV1_SEG_LVL_ALT_Q] < 0) << s; 831 } 832 833 if (seg->feature_enabled[s] & 834 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_ALT_LF_Y_V)) 835 segval[s][V4L2_AV1_SEG_LVL_ALT_LF_Y_V] = 836 clamp(abs(seg->feature_data[s][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]), 837 -63, 63); 838 839 if (seg->feature_enabled[s] & 840 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_ALT_LF_Y_H)) 841 segval[s][V4L2_AV1_SEG_LVL_ALT_LF_Y_H] = 842 clamp(abs(seg->feature_data[s][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]), 843 -63, 63); 844 845 if (seg->feature_enabled[s] & 846 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_ALT_LF_U)) 847 segval[s][V4L2_AV1_SEG_LVL_ALT_LF_U] = 848 clamp(abs(seg->feature_data[s][V4L2_AV1_SEG_LVL_ALT_LF_U]), 849 -63, 63); 850 851 if (seg->feature_enabled[s] & 852 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_ALT_LF_V)) 853 segval[s][V4L2_AV1_SEG_LVL_ALT_LF_V] = 854 clamp(abs(seg->feature_data[s][V4L2_AV1_SEG_LVL_ALT_LF_V]), 855 -63, 63); 856 857 if (frame->frame_type && seg->feature_enabled[s] & 858 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_REF_FRAME)) 859 segval[s][V4L2_AV1_SEG_LVL_REF_FRAME]++; 860 861 if (seg->feature_enabled[s] & 862 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_REF_SKIP)) 863 segval[s][V4L2_AV1_SEG_LVL_REF_SKIP] = 1; 864 865 if (seg->feature_enabled[s] & 866 V4L2_AV1_SEGMENT_FEATURE_ENABLED(V4L2_AV1_SEG_LVL_REF_GLOBALMV)) 867 segval[s][V4L2_AV1_SEG_LVL_REF_GLOBALMV] = 1; 868 } 869 } 870 871 for (i = 0; i < V4L2_AV1_MAX_SEGMENTS; i++) { 872 for (j = 0; j < V4L2_AV1_SEG_LVL_MAX; j++) { 873 if (seg->feature_enabled[i] 874 & V4L2_AV1_SEGMENT_FEATURE_ENABLED(j)) { 875 preskip_segid |= (j >= V4L2_AV1_SEG_LVL_REF_FRAME); 876 last_active_seg = max(i, last_active_seg); 877 } 878 } 879 } 880 881 hantro_reg_write(vpu, &av1_last_active_seg, last_active_seg); 882 hantro_reg_write(vpu, &av1_preskip_segid, preskip_segid); 883 884 hantro_reg_write(vpu, &av1_seg_quant_sign, segsign); 885 886 /* Write QP, filter level, ref frame and skip for every segment */ 887 hantro_reg_write(vpu, &av1_quant_seg0, 888 segval[0][V4L2_AV1_SEG_LVL_ALT_Q]); 889 hantro_reg_write(vpu, &av1_filt_level_delta0_seg0, 890 segval[0][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 891 hantro_reg_write(vpu, &av1_filt_level_delta1_seg0, 892 segval[0][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 893 hantro_reg_write(vpu, &av1_filt_level_delta2_seg0, 894 segval[0][V4L2_AV1_SEG_LVL_ALT_LF_U]); 895 hantro_reg_write(vpu, &av1_filt_level_delta3_seg0, 896 segval[0][V4L2_AV1_SEG_LVL_ALT_LF_V]); 897 hantro_reg_write(vpu, &av1_refpic_seg0, 898 segval[0][V4L2_AV1_SEG_LVL_REF_FRAME]); 899 hantro_reg_write(vpu, &av1_skip_seg0, 900 segval[0][V4L2_AV1_SEG_LVL_REF_SKIP]); 901 hantro_reg_write(vpu, &av1_global_mv_seg0, 902 segval[0][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 903 904 hantro_reg_write(vpu, &av1_quant_seg1, 905 segval[1][V4L2_AV1_SEG_LVL_ALT_Q]); 906 hantro_reg_write(vpu, &av1_filt_level_delta0_seg1, 907 segval[1][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 908 hantro_reg_write(vpu, &av1_filt_level_delta1_seg1, 909 segval[1][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 910 hantro_reg_write(vpu, &av1_filt_level_delta2_seg1, 911 segval[1][V4L2_AV1_SEG_LVL_ALT_LF_U]); 912 hantro_reg_write(vpu, &av1_filt_level_delta3_seg1, 913 segval[1][V4L2_AV1_SEG_LVL_ALT_LF_V]); 914 hantro_reg_write(vpu, &av1_refpic_seg1, 915 segval[1][V4L2_AV1_SEG_LVL_REF_FRAME]); 916 hantro_reg_write(vpu, &av1_skip_seg1, 917 segval[1][V4L2_AV1_SEG_LVL_REF_SKIP]); 918 hantro_reg_write(vpu, &av1_global_mv_seg1, 919 segval[1][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 920 921 hantro_reg_write(vpu, &av1_quant_seg2, 922 segval[2][V4L2_AV1_SEG_LVL_ALT_Q]); 923 hantro_reg_write(vpu, &av1_filt_level_delta0_seg2, 924 segval[2][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 925 hantro_reg_write(vpu, &av1_filt_level_delta1_seg2, 926 segval[2][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 927 hantro_reg_write(vpu, &av1_filt_level_delta2_seg2, 928 segval[2][V4L2_AV1_SEG_LVL_ALT_LF_U]); 929 hantro_reg_write(vpu, &av1_filt_level_delta3_seg2, 930 segval[2][V4L2_AV1_SEG_LVL_ALT_LF_V]); 931 hantro_reg_write(vpu, &av1_refpic_seg2, 932 segval[2][V4L2_AV1_SEG_LVL_REF_FRAME]); 933 hantro_reg_write(vpu, &av1_skip_seg2, 934 segval[2][V4L2_AV1_SEG_LVL_REF_SKIP]); 935 hantro_reg_write(vpu, &av1_global_mv_seg2, 936 segval[2][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 937 938 hantro_reg_write(vpu, &av1_quant_seg3, 939 segval[3][V4L2_AV1_SEG_LVL_ALT_Q]); 940 hantro_reg_write(vpu, &av1_filt_level_delta0_seg3, 941 segval[3][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 942 hantro_reg_write(vpu, &av1_filt_level_delta1_seg3, 943 segval[3][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 944 hantro_reg_write(vpu, &av1_filt_level_delta2_seg3, 945 segval[3][V4L2_AV1_SEG_LVL_ALT_LF_U]); 946 hantro_reg_write(vpu, &av1_filt_level_delta3_seg3, 947 segval[3][V4L2_AV1_SEG_LVL_ALT_LF_V]); 948 hantro_reg_write(vpu, &av1_refpic_seg3, 949 segval[3][V4L2_AV1_SEG_LVL_REF_FRAME]); 950 hantro_reg_write(vpu, &av1_skip_seg3, 951 segval[3][V4L2_AV1_SEG_LVL_REF_SKIP]); 952 hantro_reg_write(vpu, &av1_global_mv_seg3, 953 segval[3][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 954 955 hantro_reg_write(vpu, &av1_quant_seg4, 956 segval[4][V4L2_AV1_SEG_LVL_ALT_Q]); 957 hantro_reg_write(vpu, &av1_filt_level_delta0_seg4, 958 segval[4][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 959 hantro_reg_write(vpu, &av1_filt_level_delta1_seg4, 960 segval[4][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 961 hantro_reg_write(vpu, &av1_filt_level_delta2_seg4, 962 segval[4][V4L2_AV1_SEG_LVL_ALT_LF_U]); 963 hantro_reg_write(vpu, &av1_filt_level_delta3_seg4, 964 segval[4][V4L2_AV1_SEG_LVL_ALT_LF_V]); 965 hantro_reg_write(vpu, &av1_refpic_seg4, 966 segval[4][V4L2_AV1_SEG_LVL_REF_FRAME]); 967 hantro_reg_write(vpu, &av1_skip_seg4, 968 segval[4][V4L2_AV1_SEG_LVL_REF_SKIP]); 969 hantro_reg_write(vpu, &av1_global_mv_seg4, 970 segval[4][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 971 972 hantro_reg_write(vpu, &av1_quant_seg5, 973 segval[5][V4L2_AV1_SEG_LVL_ALT_Q]); 974 hantro_reg_write(vpu, &av1_filt_level_delta0_seg5, 975 segval[5][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 976 hantro_reg_write(vpu, &av1_filt_level_delta1_seg5, 977 segval[5][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 978 hantro_reg_write(vpu, &av1_filt_level_delta2_seg5, 979 segval[5][V4L2_AV1_SEG_LVL_ALT_LF_U]); 980 hantro_reg_write(vpu, &av1_filt_level_delta3_seg5, 981 segval[5][V4L2_AV1_SEG_LVL_ALT_LF_V]); 982 hantro_reg_write(vpu, &av1_refpic_seg5, 983 segval[5][V4L2_AV1_SEG_LVL_REF_FRAME]); 984 hantro_reg_write(vpu, &av1_skip_seg5, 985 segval[5][V4L2_AV1_SEG_LVL_REF_SKIP]); 986 hantro_reg_write(vpu, &av1_global_mv_seg5, 987 segval[5][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 988 989 hantro_reg_write(vpu, &av1_quant_seg6, 990 segval[6][V4L2_AV1_SEG_LVL_ALT_Q]); 991 hantro_reg_write(vpu, &av1_filt_level_delta0_seg6, 992 segval[6][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 993 hantro_reg_write(vpu, &av1_filt_level_delta1_seg6, 994 segval[6][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 995 hantro_reg_write(vpu, &av1_filt_level_delta2_seg6, 996 segval[6][V4L2_AV1_SEG_LVL_ALT_LF_U]); 997 hantro_reg_write(vpu, &av1_filt_level_delta3_seg6, 998 segval[6][V4L2_AV1_SEG_LVL_ALT_LF_V]); 999 hantro_reg_write(vpu, &av1_refpic_seg6, 1000 segval[6][V4L2_AV1_SEG_LVL_REF_FRAME]); 1001 hantro_reg_write(vpu, &av1_skip_seg6, 1002 segval[6][V4L2_AV1_SEG_LVL_REF_SKIP]); 1003 hantro_reg_write(vpu, &av1_global_mv_seg6, 1004 segval[6][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); 1005 1006 hantro_reg_write(vpu, &av1_quant_seg7, 1007 segval[7][V4L2_AV1_SEG_LVL_ALT_Q]); 1008 hantro_reg_write(vpu, &av1_filt_level_delta0_seg7, 1009 segval[7][V4L2_AV1_SEG_LVL_ALT_LF_Y_V]); 1010 hantro_reg_write(vpu, &av1_filt_level_delta1_seg7, 1011 segval[7][V4L2_AV1_SEG_LVL_ALT_LF_Y_H]); 1012 hantro_reg_write(vpu, &av1_filt_level_delta2_seg7, 1013 segval[7][V4L2_AV1_SEG_LVL_ALT_LF_U]); 1014 hantro_reg_write(vpu, &av1_filt_level_delta3_seg7, 1015 segval[7][V4L2_AV1_SEG_LVL_ALT_LF_V]); 1016 hantro_reg_write(vpu, &av1_refpic_seg7, 1017 segval[7][V4L2_AV1_SEG_LVL_REF_FRAME]); 1018 hantro_reg_write(vpu, &av1_skip_seg7, 1019 segval[7][V4L2_AV1_SEG_LVL_REF_SKIP]); 1020 hantro_reg_write(vpu, &av1_global_mv_seg7, 1021 segval[7][V4L2_AV1_SEG_LVL_REF_GLOBALMV]); > 1022 } 1023 -- 0-DAY CI Kernel Test Service https://github.com/intel/lkp-tests/wiki